### Review8. The Processor

2019年6月2日 10:07

Hint: Bold - formula, underline - important, italic - not so important, grey - not so sure.

#### Implementation overview

- CPU time = instruction count  $\times$  CPI  $\times$  clock cycle time
  - Instruction count: <u>ISA</u> (Instruction set architecture) and compiler.
  - o CPI and cycle time: CPU hardware.
- Basic MIPS architecture: <u>math</u>, <u>memory access</u>, <u>branch and jump</u>.
  - o Implementation: <u>memory</u>, <u>registers</u>, <u>ALU</u>, <u>and control logics</u>, <u>CPU</u> operations.
- Overall implementation design:



- Two add units: first add unit <u>increases PC value by 4</u>; second add unit <u>compute J-type instructions</u> address (offset \* 4 + PC).
- o Into data memory: <u>memory instructions address</u> after shamt, or arithmetic result.
- Into ALU: registers <u>\$rs</u>, <u>\$rt</u> from R-type instruction or <u>immediate</u> <u>value</u> from I-type instruction; <u>data from arithmetic computation</u>.
- o Into register unit: new data or address from ALU.

#### Logic design basics

- <u>Combinational elements</u>: operate on data and output is a function of inputs.
  - $\circ$  MUX: Y = S? 1:0, ALU: Y = F(A, B)
- <u>Sequential elements</u> (state elements): store information.
  - Sequential without write control: <u>PC</u>, determined by <u>posedge of</u> clk.
  - Sequential with write control: data memory / register, updates on

#### posedge of clk when write control is 1.

- Data memory: <input> 32 bit address, 32 bit write data, 1 bit MemWrite, 1 bit MemRead; <output> 32 bit read data. - Read and Write.
- Instruction memory: <input> 32 bit instruction address, 1 bit clk; <output> instruction. Read only.
- Registers: <input> 3 registers of 5 bit, 32 bit write data, 1 bit RegWrite; <output> 2 read data of 32 bit. Read and Write.
- Units need clock: PC, instruction memory, registers, and data memory.
- Saved data in posedge of clk: PC (address of instruction), instruction, register, data, data memory address.

#### Detailed implementation for every instruction

• R-type instructions: read data from two registers, if RegWrite valid, then write data back to the third register.



- Input two register number of 5 bit and output 2 read data from registers of 32 bit, then input into ALU. Get result and back into write data. If RegWrite valid, write data into write register.
- Loads / stores instructions: lw and sw, two read registers (two read data), one write register and one write data.



 Right bottom is data memory, two controls are MemWrite and MemRead. ALU result goes into address, and read data 2 goes into write data.

- o Input of ALU comes from two read data.
- J-type instructions: offset should be left shift 2 bits, so can be store 4 times more offset address. Therefore, before use, offset should be left shift 2 bits.



• Overall control signals:



- o RegDst: assign the write register, \$rd (1) or \$rt (0).
- Branch: whether an instruction is a branch instruction.
- o MemRead: control data memory to <u>read data</u> from address (lw).
- MemtoReg: choose <u>source to write</u> into register, memory-read-data
   (1) or ALU result (0).
- ALUOp: from function code to determine <u>operation ALU</u> should operate.
- o MemWrite: control data memory to write data to address (sw).

- $\circ$  ALUSrc: determine the <u>input of ALU</u>, sign extend immediate value (1) or \$rt (0).
- o RegWrite: enable to <u>write to registers</u>.

## Review9. The Overview of Pipeline

2019年6月2日 10:07

#### Pipeline design and performance

- Speed up of pipeline ≈ number of stages
- Stages of pipeline: <u>IF</u> (instruction fetch), <u>ID</u> (instruction decode & register read), <u>EX</u> (execute ALU), <u>MEM</u> (memory access), <u>WB</u> (write back).
  - o Left Reg means write, and right Reg means read.
- Pipeline speedup: *time between pipilined instructions* = *time between nonpipelined instructions*

#### number of stages

o Latency: time for each instruction.

#### **Hazards**

- <u>Structure hazards</u>: required resource is busy.
  - Hardware problem, use separate memories of instruction and data.
- Data hazards: wait for data read / write.
  - Forwarding: use result from <u>ALU immediately into register read</u>.
  - o Load-use data hazard: use data from lw, solved by reorder.
- Control hazards: decisions depends on previous instruction.
  - Branch prediction: static (typical branch behavior) and dynamic (hardware record recent branch).

### Review10. Instruction-Level Parallelism

2019年6月2日 10:07

#### Multiple issue

- Instruction level parallelism (LIP): deeper pipeline, or multiple issue.
- CPI < 1 then use  $IPC = \frac{1}{CPI}$ .
- Static multiple issue by <u>compiler</u> and dynamic multiple issue by processor.
  - Static multiple issue: instructions into <u>issue packets</u> (very long instruction word, VLIW).
    - Hazards: data hazard split into two packets.
- Dynamic multiple issue (superscalar processor): CPU makes decision and no need for compiler scheduling.
- Speculation: guess and start operation as soon as possible.
  - o Compiler <u>reorder</u> and hardware <u>looks ahead for instructions</u> (<u>buffer</u> results and flush on incorrect speculation).
  - Exceptions: static speculation <u>add ISA support</u> for deferring exceptions, dynamic speculation <u>buffers exceptions</u> until instruction completion.

#### Multiple issue scheduling

- Static multiple issue scheduling: <u>reorder</u>, <u>dependencies between</u> packets, pad with nop.
- An ALU / branch, load / store two packages multiple issue example:

```
Loop: lw $t0, 0($s1) # $t0=array element addu $t0, $t0, $s2 # add scalar in $s2 sw $t0, 0($s1) # store result addi $s1, $s1,-4 # decrement pointer bne $s1, $zero, Loop # branch $s1!=0
```

|       | ALU/branch                         | Load/store                  | cycle |
|-------|------------------------------------|-----------------------------|-------|
| Loop: | nop                                | <pre>Tw \$t0, 0(\$s1)</pre> | 1     |
|       | addi <b>\$s1</b> , <b>\$s1</b> ,-4 | nop                         | 2     |
|       | addu \$t0, <b>\$t0</b> , \$s2      | nop                         | 3     |
|       | bne \$s1, \$zero, Loop             | sw \$t0, 4(\$s1)            | 4     |

- IPC = 5/4 = 1.25 (c.f. peak IPC = 2)
- Replicate loop body: expand loop several times and use different registers (register renaming).
  - Anti-dependencies (name dependence): no data flow between two instructions, only because of the name of register.

IPC = 14/8 = 1.75

Closer to 2, but at cost of registers and code size

|       | ALU/branch |       |        |        | Load/ | cycle |          |   |
|-------|------------|-------|--------|--------|-------|-------|----------|---|
| Loop: | addi       | \$s1, | \$s1,- | -16    | ٦w    | \$t0, | 0(\$s1)  | 1 |
|       | nop        |       |        |        | ٦w    | \$t1, | 12(\$s1) | 2 |
|       | addu       | \$t0, | \$t0,  | \$s2   | ٦w    | \$t2, | 8(\$s1)  | 3 |
|       | addu       | \$t1, | \$t1,  | \$s2   | ٦w    | \$t3, | 4(\$s1)  | 4 |
|       | addu       | \$t2, | \$t2,  | \$s2   | SW    | \$t0, | 16(\$s1) | 5 |
|       | addu       | \$t3, | \$t3,  | \$s2   | SW    | \$t1, | 12(\$s1) | 6 |
|       | nop        |       |        |        | SW    | \$t2, | 8(\$s1)  | 7 |
|       | bne        | \$s1, | \$zero | , Loop | SW    | \$t3, | 4(\$s1)  | 8 |

• <u>Hardware support</u>, <u>CPU executes out of order</u> (commit result to registers in order).



 $\circ$  One IF / ID unit, several functional units, and one commit unit.

# Review11. Large and Fast: Exploiting Memory Hierarchy

2019年6月2日 10:07

#### **Memory**

- DRAM (<u>high bit density</u> but <u>poor latency</u>) store data and instructions, SRAM designs cache.
  - o Registers > L1 cache > L2 cache > memory > disk.
  - o Memory in unit of byte or in unit of word.
- Cache: block is unit of copying.
  - o Miss, miss penalty, and miss ratio hit.
  - o Temporal locality and spatial locality.
  - $\circ$  Access time = hit time + miss rate  $\times$  miss penalty
- DRAM: refresh to keep data. Store in bank, with several row, and each row has several column.
  - Pre to open / close a bank and act to access one or several (burst mode) rows (into buffer).
  - SDRAM (synchronous DRAM) adds a clock to synchronize with processor. Burst mode won't send multiple addresses.
    - DDR (double data rate) DRAM: transfer on both sides of clock.
- Flash: nonvolatile semiconductor storage.
  - o Flash bits wears out, and use wear leveling to remap data to less used blocks.
- Disk: nonvolatile rotating magnetic storage.
  - Track, sector, queuing delay, seek (find track), rotational latency, data transfer, controller overhead.

#### Cache map

- Direct mapped cache: index, valid bit, tag, and data.
  - Index: from 0 to n 1 of cache size, which is <u>lower bits</u> of memory address.
  - o Tag: <u>high order</u> bits of memory address.
  - o Valid bit: whether there is data in a location.
  - o Data: data from memory.
- For unit of word memory, two bits of <u>byte offset</u> determines which byte to access.
- Larger block size: can be considered as more offset bits.
  - For 32 bits address, block size m word (m+2 bits), n bits of index:
    - $cache\ blocks = 2^n$
    - $tag\ bits = 32 n m 2$
    - size of cache
      - $=2_{blocks}^{n}\times\left(2_{block\,size\,in\,byte}^{m+5}+(32-n-m-2)_{tag\,size}+1_{valid\,bit}\right)$
- Cache miss: stall CPU pipeline and fetch block (instruction cache miss and data cache miss).
- Write through (update memory on cache change, use write buffer) and

write back (update memory when leave cache, and log dirty bit).

- Write allocate: on write miss,
  - Write through (alternatives): allocate and fetch the block, or write around and don't fetch the block.
  - Write back: fetch the block, in fact much complex.

# Review12. Memory Performance and Dependable Memory Hierarchy

2019年6月2日 10:07

#### Cache performance

- CPU time: program execution cycles and memory stall cycles.
  - o Memory stall cycles
    - = Instructions per program  $\times$  miss rate  $\times$  miss penalty
  - o I-cache (<u>instruction cache</u>) miss and D-cache (<u>data cache</u>) miss: all instructions can cause I-cache miss, while only lw / sw can cause D-cache miss.
- AMAT(average memory access time)
  - = hit time + miss rate  $\times$  miss penalty

#### Associative caches

• Group blocks into set: <u>n-way associative</u> n blocks in one set, <u>fully associative</u> n blocks in one set.



- $\circ$  N-way associative needs <u>n comparator</u>, and <u>search n times</u>, and <u>n places</u> to put blocks.
- Replacement policy: <u>non-valid</u>, then <u>LRU</u> (least-recently used), or random (approximately LRU for high associativity).

#### Multilevel caches

- Primary cache minimal hit time, L-2 cache low miss rate.
- Service accomplishment failure to service interruption, then restore.
  - Reliability: MTTF (mean time to failure).

- Service interruption: MTTR (mean time to repair).
- $\circ$  MTBF(mean time between failures) = MTTF + MTTR
- $\circ \quad Availability = \frac{MTTF + MTTR}{MTTF + MTTR}$

#### The Hamming SEC code

- <u>Hamming distance</u>: number of different bits between two bit pattern.
  - o Distance 2 (parity code) SED, distance 3 SEC / DED.
  - o Distance n can check n-1 errors, correct  $\left|\frac{n-1}{2}\right|$  errors.
- Encoding SEC: bit position from 1 to n, equals  $2^{i}$  is a parity bit, other are data bits.

| Bit position      |    | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 |
|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Encoded date bits |    | p1 | p2 | d1 | p4 | d2 | d3 | d4 | p8 | d5 | d6 | d7 | d8 |
|                   | p1 | Х  |    | Х  |    | Х  |    | Х  |    | Х  |    | Х  |    |
| Parity<br>bit     | p2 |    | Χ  | Х  |    |    | Х  | Х  |    |    | Х  | Χ  |    |
| coverate          | p4 |    |    |    | Х  | Χ  | Χ  | Χ  |    |    |    |    | Χ  |
|                   | p8 |    |    |    |    |    |    |    | Х  | Х  | Х  | Χ  | Χ  |

- Encode and decode, error of parity bits can identify error position.
- SEC / DED code: add <u>an additional parity bit</u> for whole word p<sub>n</sub>.
  - Hamming distance becomes 4.
  - $\circ$  <u>H is SEC parity bits</u>: H zero  $p_n$  even <u>no error</u>,  $p_n$  odd  $\underline{p_n}$  <u>error</u>. H non-zero  $p_n$  odd <u>correct one error</u>,  $p_n$  even <u>detect double error</u>.
    - The additional bit is at the <u>end of pattern</u>. H is the <u>calculated SEC parity bits</u> after transfer (<u>without consider additional bit</u>).
    - $\blacksquare$  Recalculate H and  $p_n$ , according to even-odd decides error (in fact, consider H whether O in actual use).
  - Can detect at most 3 error, but don't know exactly which bit wrong, and would <u>mix with SEC</u>, then leads to <u>wrong correction</u>.

# Review13. Virtual Memory

2019年6月2日 10:07

#### Virtual memory

- Programs share main memory and use private virtual memory.
  - o VM page block, VM page fault miss.
- Page table: index PTE (page table entries) by virtual page number.



#### Physical address

- o Page table register in CPU and page table in memory.
- o PTE: stores physical page number, referenced, dirty, valid...
- Page not present: PTE refer to location in swap space on disk.
- Replacement: LRU replacement using reference bit (use bit).
- Write: use write-back and set dirty bit in PTE.

#### Fast translation using TLB

• TLB (translation lookaside buffer): store recently used PTEs.



- o Tag stores high bits of PTE virtual memory address.
- TLB miss: search PTE in memory.
  - Page in memory: load PTE and retry.
    - Hardware design more complicated page table, software raises a special exception.
  - Page not in memory: <u>page fault</u>, *OS handles fetching page and restart the faulting instruction*.
- TLB to find address and cache to find data.

#### Memory hierarchy

- Memory protection: tasks share parts of their virtual address spaces.
  - Privileged supervisor mode (kernel mode).
  - Privileged instructions and read only data (page table, state information).
  - Switch between kernel mode and user mode (system call exception).
- Block placement: direct map, n-way set associative, and fully associative.
- Finding a block: <u>full lookup table</u> of fully associative cost 0 comparison.
- Replacement on a miss: LRU or random.
  - Virtual memory uses <u>LRU</u> approximation with hardware support while cache uses either <u>LRU</u> or random.
- Write policy: write-through with write buffer, write-back with more states.
- <u>Sources of misses: compulsory miss (cold start miss), capacity miss, conflict miss (collision miss).</u>

| Design change          | Effect on miss rate           | Negative performance effect                                                                 |
|------------------------|-------------------------------|---------------------------------------------------------------------------------------------|
| Increase cache size    | Decrease capacity misses      | May increase access time                                                                    |
| Increase associativity | Decrease conflict misses      | May increase access time                                                                    |
| Increase block size    | Decrease compulsory<br>misses | Increases miss penalty. For very large block size, may increase miss rate due to pollution. |

#### Virtual machines

- Host computer emulates guest operating system and machine resources.
  - Improve isolation, avoid security and reliability problems, share resources.
  - Has some performance impact.
- Virtual machine monitor:
  - o Maps virtual resources to physical resources.
  - Guest in user mode while VMM in privileged supervisor mode.
  - o Guest OS different from host OS.
  - VMM handles real I/O devices and emulates for guest.
- Instruction set support.

# Review14. Parallel Processors from Client to Cloud

2019年6月2日 10:07

#### <u>Multiprocessors</u>

- Parallel processing program: efficiently executed.
  - o Hardware: serial and parallel.
  - o Software: sequential and concurrent.
- Parallel and scaling: partition, coordination, and communication overhead.
  - $\circ \ \underline{\text{Amdahl's Law}} \colon \ T_{new} = \frac{T_{parallelizable}}{processors} + T_{sequential}.$
  - o Strong scaling: problem size fixed.
  - <u>Weak scaling</u>: problem size increases due to number of processors increases.
- Load balancing: each processor has same number of tasks.

#### Level parallelism

- Parallel processing: SISD (single instruction stream, single data stream), MIMD (multiple instruction multiple data), SPMD (single program multiple data), SIMD (single instruction multiple data), and vector.
  - o SPMD: program on a multi-core processor, different processor execute on <u>different sections of code</u>.
  - SIMD: operate on vectors of data (<u>data level parallelism</u>), processors execute same instruction on different data address.
  - Vector processors: designed for <u>vector operation</u>, <u>pipelined</u> execution units.
- Multithreading: related to <u>MIMD</u>, multiple threads share a single processor.
  - Fine-grain multithreading: switch threads, interleave instruction execution, and execute other threads when one is stall.
  - SMT (simultaneous multithreading): <u>multiple-issue dynamically</u> scheduled processor.



#### Multicore microprocessors

• SMP (shared memory multiprocessor): efficiently programming on multiprocessor.



• Message parsing multiprocessors: each processor has <u>private physical</u> address space, and share messages via hardware.



- Loosely coupled clusters: network of independent computers.
- Cloud computer: WSC (warehouse scale computers), SaaS (software as a service), PMD (personal mobile device) or cloud running software.
- Data center: computers connected by off-the-shelf networking devices.

#### Other processor units

• GPU (graphic processing unit): highly data-parallel processing,

oriented towards bandwidth.

- TPU (tensor processing unit): tensorflow platform.
- DPU (deep learning processing unit): FPGA-based processing unit.
- NPU (neural network processing unit): IBM TrueNorth.
- BPU (brain processing unit).

### Review15. Final Review

2019年6月2日 10:07

#### The processor

- CPU time = instruction count  $\times$  CPI  $\times$  clock cycle time
- Units of CPU: PC, memory (instruction, data), registers, ALU.
  - o MUX ternary operator, and ALU function.
  - o R-type, 1w / sw, J-type instructions.
- Control signals: RegDst, Branch, MemRead, ALUOp, MemWrite, ALUSrc, RegWrite.

#### The overview of pipeline

- pipeline speedup =  $\frac{nonpipelined\ instructions}{stages}$
- Stages of pipeline: IF, ID, EXE, MEM, WB.
- Hazards: structure, data (<u>forwarding</u>, <u>load-use</u>), control.

#### Instruction-level parallelism

- $IPC = \frac{1}{CPI}$
- Multiple issue: static (compiler), dynamic (hardware).
  - o Speculation with reorder and buffer.
  - o Exception handler.
- Multiple issue scheduling: replicate loop body.

#### Large and fast: exploiting memory hierarchy

- Memory: SRAM, DRAM, flash, disk.
- Access time = hit time + miss rate  $\times$  miss penalty
- Cache map: index, valid bit, tag, data.
  - Write-through (<u>buffer</u>, <u>allocation</u>), write-back (complex, read textbook).

#### Memory performance and dependable memory hierarchy

- Memory stall cycles = instructions  $\times$  miss rate  $\times$  miss penalty
- <u>Instruction</u> cache miss and <u>data</u> cache miss.
  - $\circ$  AMAT = hit time + miss rate  $\times$  miss penalty
- Associative cache: direct map, n-way associative, fully associative.
  - Replacement: non-valid, LRU, <u>random</u>.
- MTBF = MTTF + MTTR
  - $\circ \quad Availability = \frac{MTTF}{MTTF + MTTR}$
- The Hamming SEC code: Hamming distance n, detect error n-1, and correct  $\left|\frac{n-1}{2}\right|$  error.
  - o Parity bits and data bits, additional parity bit (SEC / DED).

#### Virtual memory

• VM page, VM page fault.

- Page table (<u>memory</u>): valid bit, dirty bit, reference bit, physical address.
- TLB (<u>cache</u>): valid bit, dirty bit, reference bit, <u>tag</u>, physical address.
- Memory hierarchy: direct map, n-way associative, fully associative (search n entries, <u>full lookup table</u>), .
  - Replacement: <u>LRU approximate</u> with hardware support.
  - Miss: compulsory miss, capacity miss, conflict miss.

#### Parallel processors from client to cloud

- Amdahl's Law:  $T_{new} = \frac{T_{parallelizable}}{processors} + T_{sequential}$
- Strong scaling and weak scaling, load balancing.
- Parallel processing (single core): SISD, MIMD, SPMD, SIMD, vector processor, multithreading (SMT).
  - Multicore: SMP, message parsing multiprocessor, cluster, cloud, data center.